VLSI Multiple Choice Questions on “CMOS Logics”.
1. In Pseudo-nMOS logic, n transistor operates in
A. cut off region
B. saturation region
C. resistive region
D. non saturation region
Answer: B
Clarification: In Pseudo-nMOS logic, n transistor operates in a saturation region and p transistor operates in resistive region.
2. The power dissipation in Pseudo-nMOS is reduced to about ________ compared to nMOS device.
A. 50%
B. 30%
C. 60%
D. 70%
Answer: C
Clarification: The power dissipation in Pseudo-nMOS is reduced to about 60% compared to nMOS device.
3. Pseudo-nMOS has higher pull-up resistance than nMOS device.
A. true
B. false
Answer: A
Clarification: Pseudo-nMOS has higher pull-up resistance than nMOS device and thus inverter pair delay is larger.
4. In dynamic CMOS logic _____ is used.
A. two phase clock
B. three phase clock
C. one phase clock
D. four phase clock
Answer: D
Clarification: In dynamic CMOS logic, four phase clock is used in which actual signals are used to derive the clocks.
5. In clocked CMOS logic, output in evaluated in
A. on period
B. off period
C. both periods
D. half of on period
Answer: A
Clarification: In clocked CMOS logic, the logic is evaluated only in the on period of the clock. And owing to the extra transistor in series, slower rise time and fall times are expected.
6. In clocked CMOS logic, rise time and fall time are
A. faster
B. slower
C. faster first and then slows down
D. slower first and then speeds up
Answer: B
Clarification: In clocked CMOS logic, rise time and fall time are slower because of more number of transistors in series.
7. In CMOS domino logic _____ is used.
A. two phase clock
B. three phase clock
C. one phase clock
D. four phase clock
Answer: C
Clarification: In CMOS domino logic, single phase clock is used. Clock signals distributed on one wire is called as single or one phase clock.
8. CMOS domino logic is same as ______ with inverter at the output line.
A. clocked CMOS logic
B. dynamic CMOS logic
C. gate logic
D. switch logic
Answer: B
Clarification: CMOS domino logic is same as that of the dynamic CMOS logic with inverter at the output line.
9. CMOS domino logic occupies
A. smaller area
B. larger area
C. smaller & larger area
D. none of the mentioned
Answer: A
Clarification: CMOS domino logic structure occupies smaller area than conventional CMOS logic as only n-block is used.
10. CMOS domino logic has
A. smaller parasitic capacitance
B. larger parasitic capacitance
C. low operating speed
D. very large parasitic capacitance
Answer: A
Clarification: CMOS domino logic has smaller parasitic capacitance and higher operating speed.
11. In CMOS domino logic _______ is possible.
A. inverting structure
B. non inverting structure
C. inverting and non inverting structure
D. very complex design
Answer: B
Clarification: In CMOS domino logic, only non inverting structures are possible because of the presence of the inverting buffer.
12. CMOS domino logic can be expressed diagramatically as
A. vlsi-questions-answers-cmos-logics-q12a”>
B. vlsi-questions-answers-cmos-logics-q12b”>
C. vlsi-questions-answers-cmos-logics-q12c”>
D.vlsi-questions-answers-cmos-logics-q12d”>
Answer: A
Clarification: The correct form of CMOS domino logic representation is as given in the answer.