250+ TOP MCQs on Scan Design Techniques-1 and Answers

VLSI Multiple Choice Questions on “Scan Design Techniques-1”.

1. The major difficulty in sequential circuit testing is in
A. determining output
B. determining internal state
C. determining external state
D. determining input combinations
Answer: B
Clarification: The major difficulty in sequential circuit testing is in determining the internal state of the circuit.

2. The design technique helps in improving
A. controllability
B. observability
C. controllability and observability
D. overall performance
Answer: C
Clarification: The design technique are directed at improving the controllability and observability of the internal states.

3. A sequential circuit contains combinational logic and storage elements in
A. feedback path
B. output node
C. input node
D. non feedback path
Answer: A
Clarification: A sequential circuit contains combinational logic and storage elements in feedback path.

4. Storage elements in scan design technique is reconfigured to form
A. RAM
B. shift registers
C. buffers
D. amplifiers
Answer: B
Clarification: Storage elements in the scan design technique is reconfigured to form a shift register known as the scan path.

5. Storage elements used are
A. D flipflops
B. JK flipflops
C. RS flipflops
D. All of the mentioned
Answer: D
Clarification: Storage elements are usually D, JK and RS flipflop elements with the classical structure being modified by the addition of a two-way multiplexer on the data inputs.

6. The sequential circuit operates in _____ mode/modes of operation.
A. only one
B. two
C. three
D. four
Answer: B
Clarification: The sequential circuit containing the scan paths has two modes of operation a normal and a test mode.

7. The efficiency of the test pattern generation is improved by
A. adding buffers
B. adding multipliers
C. partitioning
D. adding power dividers
Answer: C
Clarification: The efficiency of the test pattern generation for the overall combinational logic circuit is improved by partitioning since its depth is reduced.

8. The scan path shift register is verified by
A. shifting in all zeroes first
B. shifting in all ones first
C. adding all ones
D. adding all zeroes
Answer: B
Clarification: Before applying test patterns, the scan path shift register is verified by shifting all ones then all zeroes.

9. In level sensitive aspect, when an input change occurs, the response in
A. dependent of components
B. dependent on wiring delays
C. independent of wiring delays
D. independent of input combinations
Answer: C
Clarification: In level sensitive aspect, when an input change occurs the response is independent of the component and wiring delays within the network.

10. In test mode, storage elements are connected as
A. parallel shift registers
B. serial shift register
C. combiners
D. buffers
Answer: B
Clarification: In the test mode, storage elements are connected as a long serial shift register.

11. Which has more number of I/O pins?
A. lssd
B. partial scan
C. scan/set
D. random access scan
Answer: D
Clarification: Random access scan method’s major disadvantage is that it has more number of I/O pins and no shift registers with flipflop are used.

12. Scan/set method has no interruption to normal operation.
A. true
B. false
Answer: A
Clarification: Scan/set method has separate shift registers and has no interruption to normal operation.

13. Which method has high over head cost?
A. lssd
B. partial scan
C. scan/set
D. random access scan
Answer: C
Clarification: Scan/set method has high overhead cost in terms of additional input/output pins.

Leave a Reply

Your email address will not be published. Required fields are marked *